/***************************************************************************** The following code is derived, directly or indirectly, from the SystemC source code Copyright (c) 1996-2001 by all Contributors. All Rights reserved. The contents of this file are subject to the restrictions and limitations set forth in the SystemC Open Source License Version 2.2 (the "License"); You may not use this file except in compliance with such restrictions and limitations. You may obtain instructions on how to receive a copy of the License at http://www.systemc.org/. Software distributed by Contributors under the License is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See the License for the specific language governing rights and limitations under the License. *****************************************************************************/ /***************************************************************************** stage1.h -- This is the interface file for the stage1 module. Original Author: Amit Rao, Synopsys, Inc. *****************************************************************************/ /***************************************************************************** MODIFICATION LOG - modifiers, enter your name, affiliation, date and changes you are making here. Name, Affiliation, Date: Description of Modification: *****************************************************************************/ #ifndef STAGE1_H #define STAGE1_H struct stage1 : sc_module { sc_in in1; //input 1 sc_in in2; //input 2 sc_out sum; //output 1 sc_out diff; //output 2 sc_in clk; //clock void addsub(); //method implementing functionality //Counstructor SC_CTOR( stage1 ) { SC_METHOD( addsub ); //Declare addsub as SC_METHOD and dont_initialize(); sensitive_pos << clk; //make it sensitive to positive clock edge } }; #endif